A Reference-Less Clock and Data Recovery Circuit Using Phase-Rotating Phase-Locked Loop

J. Solid-State Circuits(2014)

引用 63|浏览26
暂无评分
摘要
A reference-less half-rate digital clock and data recovery (CDR) circuit employing a phase-rotating phase-locked loop (PRPLL) as phase interpolator is presented. By implementing the proportional control in phase domain within the PRPLL, the proposed CDR decouples jitter transfer (JTRAN) bandwidth from jitter tolerance (JTOL) corner frequency, eliminates jitter peaking, and removes JTRAN dependence on bang-bang phase detector gain. Fabricated in a 90 nm CMOS process, the prototype CDR achieves error-free operation (BER <; 10-12) with PRBS data sequences ranging from PRBS7 to PRBS31. At 5 Gb/s, it consumes 13.1 mW power and achieves a recovered clock long-term jitter of 5.0 ps rms/44.0 ps pp when operating with PRBS31 input data. The measured JTRAN bandwidth is 2 MHz and JTOL corner frequency is 16 MHz. The CDR is tolerant to 110 mV pp of sinusoidal noise on the DCO supply voltage at the worst case noise frequency of 7 MHz. At 2.5 GHz, the PRPLL consumes 2.9 mW and achieves -134 dBc/Hz phase noise at 1 MHz frequency offset. The differential and integral non-linearity of its digital-to-phase transfer characteristic are within ±0.2 LSB and ±0.4 LSB, respectively.
更多
查看译文
关键词
cmos process,cmos integrated circuits,high speed serial link,supply regulator,frequency 7 mhz,decouple jtran/jtol,jitter peaking,digital phase locked loops,digital cdr,jitter,reference-less half-rate digital clock,dco,frequency 16 mhz,bandwidth 2 mhz,clock and data recovery,data recovery circuit,frequency 2.5 ghz,power 2.9 mw,size 90 nm,phase interpolator,phase-rotating phase-locked loop,digital phase-locked loop,digital-to-phase transfer characteristics,jitter transfer bandwidth,phase-rotating pll,jitter tolerance corner frequency,power 13.1 mw,reference-less fll,clock and data recovery circuits,bandwidth,stability analysis,noise,detectors,phase locked loops
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要