NBTI-aware power gating design

ASP-DAC(2011)

引用 9|浏览23
暂无评分
摘要
A header-based power gating structure inserts PMOS as sleep transistors between the power rail and the circuit. Since PMOS sleep transistors in the functional mode are turned-on continuously, Negative Bias Temperature Instability (NBTI) influences the lifetime reliability of PMOS sleep transistors seriously. To tolerate NBTI effect, sizes of PMOS sleep transistors are normally over-sized. In this paper, we propose a novel NBTI-aware power gating architecture to extend the lifetime of PMOS sleep transistors. In our structure, sleep transistors are switched on/off periodically so that overall turned-on times of sleep transistors are reduced and sleep transistors are less influenced by NBTI effect. The experimental results show that our approach can achieve better lifetime extensions of PMOS sleep transistors than previous works and few area overheads.
更多
查看译文
关键词
pmos sleep transistor reliability,overall turned-on time,nbti-aware power gating design,sleep transistor,better lifetime extension,power rail,header-based power,semiconductor device reliability,novel nbti-aware power,lifetime reliability,header-based power gating structure,negative bias temperature instability,mosfet,nbti effect,structure insert,routing,degradation,transistors,gallium,integrated circuit,reliability,computational modeling,effect size,computer model
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要