An adaptive two-level management for the flash translation layer in embedded systems.

ICCAD(2006)

引用 112|浏览40
暂无评分
摘要
ABSTRACTWhile the capacity of flash-memory storage systems keeps increasing significantly, effective and efficient management of flash-memory space has become a critical design issue! Different granularities in space management impose different management costs and mapping efficiency. In this paper, we explore an address translation mechanism that can dynamically and adaptively switch between two granularities in the mapping of logical block addresses into physical block addresses in flash memory management. The objective is to provide good performance in address mapping and space utilization and, at the same time, to have the memory space requirements, and the garbage collection overhead under proper management. The experimental results show that the proposed adaptive mechanism could provide significant performance improvement over the well-known coarsegrained management mechanism NFTL (NAND Flash Translation Layer) over realistic workloads.
更多
查看译文
关键词
NAND circuits,embedded systems,flash memories,storage management,NAND flash translation layer,adaptive two-level management,address translation,embedded system,flash memory management,flash-memory storage system,garbage collection,memory space requirement,physical block address,space management,space utilization,Embedded Systems,Flash Memory,Flash Translation Layer,Storage Systems,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要