Floorplanning And Signal Assignment For Silicon Interposer-Based 3d Ics

Wen-Hao Liu, Min-Sheng Chang,Ting-Chi Wang

DAC '14: The 51st Annual Design Automation Conference 2014 San Francisco CA USA June, 2014(2014)

引用 25|浏览14
暂无评分
摘要
Interposer-based 3D ICs (or known as 2.5D ICs) have been seen as an alternative approach to true 3D stacked ICs, which mount multiple dies on a silicon interposer and route signals between dies by the interconnects in the interposer. However, the floorplan of dies on the interposer and the signal assignment for macro-bumps and TSVs will largely impact the wirelength of the interconnects in a 2.5D IC. Because long interconnects would degrade the performance of 2.5D ICs, the multi-die floorplanning problem and signal assignment problem for 2.5D ICs are critical. This paper presents an enumeration-based algorithm and a network-flow-based algorithm to solve the multi-die floorplanning and signal assignment problems in a 2.5D IC, respectively. Also, to speed up the floorplanning and signal assignment algorithms, several acceleration techniques are proposed. The experimental results reveal that this work can effectively reduce the total wirelength in a 2.5D IC and the acceleration techniques can significantly speed up the proposed algorithms.
更多
查看译文
关键词
integrated circuit interconnections,integrated circuit layout,silicon,three-dimensional integrated circuits,2.5D IC interconnects,3D ICs,TSVs,acceleration techniques,enumeration-based algorithm,macro-bumps,multi-die floorplanning problem,network-flow-based algorithm,signal assignment algorithms,silicon interposer,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要