Pgen: A Novel Approach To Sequential Circuit Test Generation

VLSI DESIGN(1996)

引用 2|浏览1
暂无评分
摘要
A novel approach, called PGEN, is proposed to generate test patterns for resettable or nonresettable synchronous sequential circuits, PGEN contains two major routines, Sequential PODEM (S-PODEM) and a differential fault simulator. Given a fault, S-PODEM uses the concept of multiple time compression supported by a pulsating model, and generates a test vector in a single (yet compressed) time frame. Logic simulation (included in S-PODEM) is invoked to expand the single test vector into a test sequence. The single test vector generation methodology and logic simulation are well coordinated and significantly facilitate sequential circuit test generation, A modified version of differential fault simulation is also implemented and included in PGEN to cover other faults detected by the expanded test sequence. Experiments using computer simulation have been conducted, and results are quite satisfactory.
更多
查看译文
关键词
resettable or nonresettable synchronous sequential circuits, PODEM and sequential PODEM or S-PODEM, pulsating test generation or PGEN, differential fault simulator, multiple time compression
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要