Energy-efficient FPGA implementation for binomial option pricing using OpenCL

DATE(2014)

引用 42|浏览59
暂无评分
摘要
Energy efficiency of financial computations is a performance criterion that can no longer be dismissed, and is as crucial as raw acceleration and accuracy of the solution. In order to reduce the energy consumption of financial accelerators, FPGAs offer a good compromise with low power consumption and high parallelism. However, designing and prototyping an application on an FPGA-based platform are typically very time-consuming and requires significant skills in hardware design. This issue constitutes a major drawback with respect to software-centric acceleration platforms and approaches. A high-level approach has been chosen, using Altera's implementation of the OpenCL standard, to answer this issue. We present two FPGA implementations of the binomial option pricing model on American options. The results obtained on a Terasic DE4 - Stratix IV board form a solid basis to hold all the constraints necessary for a real world application. The best implementation can evaluate more than 2000 options/s with an average power of less than 20W.
更多
查看译文
关键词
average power,low power consumption,financial computation,fpga implementation,financial accelerator,binomial option pricing,energy-efficient fpga implementation,energy consumption,best implementation,raw acceleration,acceleration platform,energy efficiency,pricing,field programmable gate arrays,binomial option pricing model,acceleration,hardware,low power electronics,kernel
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要