Advanced strain engineering for state-of-the-art nanoscale CMOS technology

Bin (Frank) Yang,Ming Cai

Science China Information Sciences(2011)

引用 21|浏览3
暂无评分
摘要
The introduction and advancement of strain engineering has been one of the most critical features for the state-of-the-art nanoscale CMOS transistors. This paper provides an overview of the major strain engineering techniques that have remarkably re-shaped the advanced CMOS transistor architecture, including embedded SiGe (eSiGe), embedded Si:C (eSi:C), stress memorization technique (SMT), dual stress liners (DSL), and stress proximity technique (SPT). The advent of high-K/metal-gate (HKMG) also brings in additional strain benefit with its metal gate stressor (MGS) and replacement gate (RMG) process. Strain engineering continues to evolve and will remain to be one of the key performance enablers for the future generation of CMOS technologies.
更多
查看译文
关键词
strained silicon,embedded SiGe,embedded Si:C,stress memorization technique,dual stress liners,high-K/metal-gate
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要