Exploration of RaPiD-style Pipelined FPGA Interconnects

msra(2005)

引用 23|浏览6
暂无评分
摘要
Pipelined FPGAs promise high performance for reconfigurable computing. However, the architectural design of these systems is complex, involving the optimization of numerous features. In this work, we parameterize and explore the interconnect structure of pipelined FPGAs. Specifically, we explore the effects of interconnect register population, length of registered routing track segments, registered I/O terminals of logic units, and the flexibility of the interconnect structure on the performance of a pipelined FPGA. Our experiments with the RaPiD architecture identify tradeoffs in pipelined interconnect design. After quantifying these effects, we were able to design an architecture with a 19% improvement over RaPiD in area-delay product.
更多
查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要