Hinoc: A Hierarchical Generic Approach For On-Chip Communication, Testing And Debugging Of Socs

Thomas Hollstein,Ralf Ludewig,Heiko Zimmer, Christoph Mager, Simon Hohenstern,Manfred Glesner

VLSI-SOC(2006)

引用 22|浏览2
暂无评分
摘要
This paper presents a new generic system architecture and design methodology for the design, debugging and testing of complex systems-on-chip (SoC). Starting from a hierarchical generic system architecture, platforms for dedicated application scenarios will be customized. In order to be able to handle very complex submicron designs, the system is based on a globally asynchronous and locally synchronous (GALS) concept. The problem of the increasing functionality versus outer access capabilities ratio is faced by novel embedded and combined debugging and test structures. The integration of debugging possibilities is essential for an efficient co-design of SoC integrated hardware and software, especially for systems with integrated reconfigurable hardware parts.
更多
查看译文
关键词
networks-on-chip,silicon debug,built-in self test
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要