Low-Latency Wireless 3d Nocs Via Randomized Shortcut Chips

Design, Automation & Test in Europe Conference & Exhibition (DATE), 2014(2014)

引用 25|浏览77
暂无评分
摘要
In this paper, we demonstrate that we can reduce the communication latency significantly by inserting a fraction of randomness into a wireless 3D NoC (where CMOS wireless links are used for vertical inter-chip communication) when considering the physical constraints of the 3D design space. Towards this end, we consider two cases, namely 1) replacing existing horizontal 2D links in a wireless 3D NoC with randomized shortcut NoC links and 2) enabling full connectivity by adding a randomized NoC layer to a wireless 3D platform with partial or no horizontal connectivity. Consequently, the packet routing is optimized by exploiting both the existing and the newly added random NoC. At the same time, by adding randomly wired shortcut NoCs to a wireless 3D platform, a good balance can be established between the modularity of the design and the minimum randomness needed to achieve low latency, and experimental results show that by adding a random NoC chip to wireless 3D CMPs without built-in horizontal connectivity, the communication latency can be reduced by as much as 26.2% when compared to adding a 2D mesh NoC. Also, the application execution time and average flit transfer energy can be improved accordingly.
更多
查看译文
关键词
CMOS integrated circuits,coupled circuits,integrated circuit design,integrated circuit interconnections,network routing,network-on-chip,three-dimensional integrated circuits,3D design space,CMOS wireless link,low latency wireless 3D NoC,packet routing,random NoC,randomized shortcut NoC links,randomized shortcut chips,randomly wired shortcut NoC,vertical interchip communication,wireless 3D CMP,wireless 3D platform,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要