An Optimized S-Box Circuit Architecture For Low Power Aes Design

CHES '02: Revised Papers from the 4th International Workshop on Cryptographic Hardware and Embedded Systems(2002)

引用 171|浏览28
暂无评分
摘要
Reducing the power consumption of AES circuits is a critical problem when the circuits are used in low power embedded systems. We found the S-Boxes consume much of the total AES circuit power and the power for an S-Box is mostly determined by the number of dynamic hazards. In this paper, we propose a low-power S-Box circuit architecture: a multi-stage PPRM architecture over composite fields. In this S-Box, (i) the signal arrival times of gates are as close as possible if the depths of the gates from the primary inputs are the same, and (ii) the hazard-transparent XOR gates are located after the other gates that may block the hazards. A low power consumption of 29 muW at 10 MHz using 0.13 mum 1.5V CMOS technology was achieved, while the consumptions of the BDD, SOP, and composite field S-Boxes are 275, 95, and 136 muW respectively.
更多
查看译文
关键词
low power,low power consumption,power consumption,total AES circuit power,low-power S-Box circuit architecture,AES circuit,composite field,composite field S-Boxes,multi-stage PPRM architecture,CMOS technology,Low Power AES Design,Optimized S-Box Circuit Architecture
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要