A 249Mpixel/s HEVC video-decoder chip for Quad Full HD applications

ISSCC(2013)

引用 38|浏览77
暂无评分
摘要
The latest video coding standard High Efficiency Video Coding (HEVC) [1] provides 50% improvement in coding efficiency compared to H.264/AVC, to meet the rising demand for video streaming, better video quality and higher resolutions. The coding gain is achieved using more complex tools such as larger and variable-size coding units (CU) in a hierarchical structure, larger transforms and longer interpolation filters. This paper presents an integrated circuit which supports Quad Full HD (QFHD, 3840×2160) video decoding for the HEVC draft standard. It addresses new design challenges for HEVC (“H.265”) with three primary contributions: 1) a system pipelining scheme which adapts to the variable-size largest coding unit (LCU) and provides a two-stage sub-pipeline for memory optimization; 2) unified processing engines to address the hierarchical coding structure and many prediction and transform block sizes in area-efficient ways; 3) a motion compensation (MC) cache which reduces DRAM bandwidth for the LCU and meets the high throughput requirements which are due to the long filters.
更多
查看译文
关键词
throughput requirements,high definition video,motion compensation,video quality,video resolutions,integrated circuits,interpolation,pipelining scheme,image resolution,quad full hd applications,standard high efficiency video coding,area-efficient ways,qfhd,h.264-avc,mc cache,lcu,dram bandwidth reduction,hierarchical structure,hevc draft standard,video coding,coding gain,motion compensation cache,filtering theory,memory optimization,integrated circuit,interpolation filters,video streaming,transforms,variable-size largest coding unit,two-stage subpipeline,video-decoder chip,decoding,unified processing engines
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要