A 32nm 0.5V-supply dual-read 6T SRAM

Custom Integrated Circuits Conference(2010)

引用 3|浏览90
暂无评分
摘要
Dual read port SRAMs play a critical role in high performance cache designs, but stability and sensing challenges typically limit the low voltage operation. We report a high-performance dual read port 8-way set associative 6T SRAM with a one clock cycle access latency, in a 32nm metal-gate partially depleted (PD) SOI technology, for low-voltage applications. Hardware exhibits robust operation at 348MHz and 0.5V with a read and write power of 3.33 and 1.97mW, respectively, per 4.5KB active array with both read ports accessed at the highest activity data pattern. At a 0.6V supply, an access speed of 1.2GHz is observed.
更多
查看译文
关键词
SRAM chips,cache storage,low-power electronics,silicon-on-insulator,dual read port SRAM,frequency 1.2 GHz,frequency 348 MHz,high performance cache design,low voltage operation,metal-gate partially depleted SOI technology,power 1.97 mW,power 3.33 mW,size 32 nm,voltage 0.5 V,voltage 0.6 V
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要