Architecture And Implementation Of A Truly Parallel Ate Capable Of Measuring Pico Ampere Level Current

2011 IEEE INTERNATIONAL TEST CONFERENCE (ITC)(2011)

引用 1|浏览11
暂无评分
摘要
With advancing technology nodes, the feature sizes of transistors are scaled down aggressively and the effects of process variations on semiconductor device parameters are becoming worse. Accurate device level statistical models are necessary to understand the composite effect of process variations on IC performance. Statistical models require a large amount of data from measurements made on wafers with test structures and product chips. High precision DC parametric measurements form a key component to understanding the device level process interactions. One important aspect of DC parametric measurements is the ability to accurately measure currents ranging from pico-amperes for leakage characterization to milli-amperes for transistor IV characterization. Sophisticated test equipment that meets the requirements of high accuracy and high throughput are needed for this purpose. In this paper we present a hybrid tester that addresses these requirements. The novel architecture presented here is scalable and truly parallel. The system is capable of measuring currents from pico-amperes to hundreds of milli-amperes and at the same time provide advanced digital test capabilities.
更多
查看译文
关键词
semiconductor devices,statistical model,process variation,accuracy,chip,high throughput
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要