Design of a unified transport triggered processor for LDPC/turbo decoder

Embedded Computer Systems: Architectures, Modeling, and Simulation(2015)

引用 7|浏览18
暂无评分
摘要
This paper summarizes the design of a programmable processor with transport triggered architecture (TTA) for decoding LDPC and turbo codes. The processor architecture is designed in such a manner that it can be programmed for LDPC or turbo decoding for the purpose of internetworking and roaming between different networks. The standard trellis based maximum a posteriori (MAP) algorithm is used for turbo decoding. Unlike most other implementations, a supercode based sum-product algorithm is used for the check node message computation for LDPC decoding. This approach ensures the highest hardware utilization of the processor architecture for the two different algorithms. Up to our knowledge, this is the first attempt to design a TTA processor for the LDPC decoder. The processor is programmed with a high level language to meet the time-to-market requirement. The optimization techniques and the usage of the function units for both algorithms are explained in detail. The processor achieves 22.64 Mbps throughput for turbo decoding with a single iteration and 10.12 Mbps throughput for LDPC decoding with five iterations for a clock frequency of 200 MHz.
更多
查看译文
关键词
optimisation,turbo codes,ldpc decoder,check node message computation,turbo decoder,trellis based maximum a posteriori algorithm,maximum likelihood estimation,processor architecture,high level language,optimization techniques,time-to-market requirement,programmable processor,supercode based sum-product algorithm,map algorithm,computer architecture,internetworking,parity check codes,unified transport triggered processor,measurement,throughput,algorithm design and analysis,decoding,hardware
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要