Value assignment of adjustable delay buffers for clock skew minimization in multi-voltage mode designs.

ICCAD(2009)

引用 33|浏览10
暂无评分
摘要
ABSTRACTIn synchronous circuit designs, clock skew is difficult to minimize because a single physical layout of a clock tree must satisfy multiple constraints in a complicated power mode environment where certain modules may operate with different voltages. In this paper, we use Adjustable Delay Buffers (ADB) whose delays can be tuned or adjusted to minimize clock skew under different power modes. Assuming that the positions of k ADBs are already determined, we propose a linear-time optimal algorithm which assigns the values of ADBs so that the skew is optimal among all possible ADB assignments. We also propose an efficient heuristic to determine good positions for ADBs. Our results show significant improvement when compared to cases without ADBs.
更多
查看译文
关键词
delay circuits,minimisation,network analysis,adjustable delay buffers,clock skew minimization,linear-time optimal algorithm,multivoltage mode designs,synchronous circuit designs,value assignment,Post-Silicon Tuning,Power Mode,Self-Adjustment,Skew Minimization,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要