Placement and placement driven technology mapping for FPGA synthesis

msra(1993)

引用 25|浏览4
暂无评分
摘要
Because of the more restrictive placement and routing constraints in Xilinx FPGA designs, conventional physical design tools for general placement and routing architectures usually do not work well for FPGA designs. Moreover, to generate high quality circuits which are easy to place and route, it is important to consider the specific physical design constraints during the technology mapping process. The authors first present a performance driven placement algorithm specifically developed for the Xilinx FPGAs. They then present a new placement driven technology mapping algorithm which uses placement information to guide the mapping process
更多
查看译文
关键词
application specific integrated circuits,circuit layout CAD,field programmable gate arrays,integrated circuit layout,logic CAD,logic partitioning,programmable logic arrays,ASIC,FPGA synthesis,Xilinx FPGA designs,performance driven placement algorithm,placement driven technology mapping,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要