Time-Domain Segmentation Based Massively Parallel Simulation For Adcs

DAC '13: The 50th Annual Design Automation Conference 2013 Austin Texas May, 2013(2013)

引用 4|浏览30
暂无评分
摘要
The great availability of massively parallel computing platforms gives rise a question to the EDA industry-how can this he really helping the productivity of circuit designs. Scalability of traditional parallel methods have shown to be limited as the computational resources keep increasing. In this paper we propose a time-domain segmentation method for massively parallel transistor-level simulation for short-memory circuits. SNDR simulation for ADCs is selected as the application as ADCs are typical short-memory circuits and the SNDR simulation is very time consuming. Experiments with realistic Flash and SAR ADCs demonstrate 64x-78x speed-ups with 100 CPU cores. With minor, yet important modifications, the proposed method can even be applied to simulation of Sigma-Delta modulator, which does not satisfy the short-memory condition due to the presence of integrator, and 52x speed-up is observed with 100 CPU cores. The implementation of the proposed method is extremely simple and no modification to simulator is needed.
更多
查看译文
关键词
analogue-digital conversion,integrated circuit design,modulators,multiprocessing systems,parallel architectures,parallel memories,productivity,time-domain analysis,Σ-Δ modulator simulation,CPU cores,EDA industry,Flash,SAR ADC,SNDR simulation,circuit design productivity,computational resources,integrator,massively parallel computing platforms,parallel methods,short-memory circuits,time-domain segmentation-based massively parallel simulation,
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要