Engineering change using spare cells with constant insertion

ICCAD(2007)

引用 35|浏览11
暂无评分
摘要
In the VLSI design process, a design implementation often needs to be corrected because of new specifications or design constraint violations. This correction process is referred to as engineering change (EC). Usually, an EC problem is resolved by using spare cells, which have been inserted into the unused spaces of a chip. In this paper, we propose an iterative method to generate feasible mapping solutions for an EC problem considering spare cells whose inputs may be tied to Vdd or Gnd, called constant insertion. Applying constant insertion can increase a cell's flexibility in aspect of functionalities, so far-away spare cells need not be used just for some specific functionality. Our experimental results show that the area in which there are enough spare cells for a mapping solution with constant insertion is only 82% of the area without constant insertion.
更多
查看译文
关键词
correction process,design implementation,spare cells,feasible mapping solution,engineering change,feasible mapping solutions,far-away spare cell,specification violations,ec problem,iterative method,constant insertion,vlsi design process,vlsi,integrated circuit design,design constraint violation,mapping solution,spare cell,design constraint violations,iterative methods,iteration method,ring oscillator,vlsi design,chip
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要