Embedded floating-point units in FPGAs.
FPGA(2006)
摘要
ABSTRACTDue to their generic and highly programmable nature, FPGAs provide the ability to implement a wide range of applications. However, it is this nonspecific nature that has limited the use of FPGAs in scientific applications that require floating-point arithmetic. Even simple floating-point operations consume a large amount of computational resources. In this paper, we introduce embedding floating-point multiply-add units in an island style FPGA. This has shown to have an average area savings of 55.0% and an average increase of 40.7% in clock rate over existing architectures.
更多查看译文
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络