A Novel Low-Power FPGA Routing Switch

CICC(2004)

引用 65|浏览43
暂无评分
摘要
We propose a new programmable FPGA routing switch that can operate in three different modes: high-speed, low-power or sleep. High-speed mode offers similar power and perfor- mance to a traditional routing switch. In low-power mode, power is reduced at the expense of speed. Leakage power is reduced by 36-40% in low-power vs. high-speed mode (on average); dynamic power is reduced by up to 28%. Leakage power in sleep mode is 61% lower than in high-speed mode. The applicability of the new switch is motivated through an analysis of timing slack in industrial FPGA designs. Specifi- cally, we show that a considerable fraction of routing switches may be slowed down (operate in low-power mode), without impacting overall design performance.
更多
查看译文
关键词
field programmable gate arrays,integrated circuit interconnections,leakage currents,low-power electronics,FPGA routing switch,dynamic power,high-speed mode,leakage power,low-power FPGA,low-power interconnect,low-power mode,sleep mode,timing slack
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要