Test cycle power optimization for scan-based designs

ITC(2010)

引用 8|浏览11
暂无评分
摘要
Extraordinary power consumption during the scan test may inadvertently cause a functional good die to fail. This paper proposes a peak power reduction algorithm for the scan test which considers both the shift cycles and capture cycles simultaneously to limit the peak power of all test cycles during the test generation. In addition, the analysis also recommends the types of circuit structures that are more suitable to add test logic for maximum power reduction with the minimum test cost. The proposed methodology is highly efficient and can be applied to large industrial designs.
更多
查看译文
关键词
logic circuits,integrated circuit testing,dft,power estimation,capture cycles,atpg,power reduction,peak power reduction algorithm,low-power electronics,automatic test pattern generation,scan test,test logic,scan-based structural test,design for test,scan-based design,test cost minimization,shift cycles,design for testability,test generation,minimisation,test cycle power optimization,logic testing,low power electronics,industrial design,power optimization
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要