A Modified Twin Precision Multiplier with 2D Bypassing Technique

Electronic System Design(2012)

引用 9|浏览1
暂无评分
摘要
This paper presents a twin precision multiplier with modified 2-D bypass Logic. The multiplier can perform one 8-bit multiplication or two 4-bit multiplications. The multiplier structure is modified by adding a 2-dimensional modified bypassing logic resulting in reduction in dynamic power as well the delay. Simulation results indicate that with a marginal increase in area, the proposed twin precision multiplier achieves an improvement of 25.5% in delay and up to 29% reduction of power-delay product when compared to existing designs.
更多
查看译文
关键词
delay circuits,logic circuits,multiplying circuits,modified 2D logic bypassing technique,modified twin precision multiplier,power-delay product,word length 4 bit,word length 8 bit,2D bypassing,column bypassing,multiplier,reconfigurable,row bypassing,twin precision
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要