FPGA Design and Implementation of a Real-Time Stereo Vision System

IEEE Transactions on Circuits and Systems for Video Technology(2010)

引用 396|浏览4
暂无评分
摘要
Stereo vision is a well-known ranging method because it resembles the basic mechanism of the human eye. However, the computational complexity and large amount of data access make real-time processing of stereo vision challenging because of the inherent instruction cycle delay within conventional computers. In order to solve this problem, the past 20 years of research have focused on the use of dedicated hardware architecture for stereo vision. This paper proposes a fully pipelined stereo vision system providing a dense disparity image with additional sub-pixel accuracy in real-time. The entire stereo vision process, such as rectification, stereo matching, and post-processing, is realized using a single field programmable gate array (FPGA) without the necessity of any external devices. The hardware implementation is more than 230 times faster when compared to a software program operating on a conventional computer, and shows stronger performance over previous hardware-related studies.
更多
查看译文
关键词
hardware architecture,video signal processing,basic mechanism,fpga design,conventional computers,stereo matching,software program,hardware implementation,inherent instruction cycle delay,pipelined stereo vision system,conventional computer,real-time stereo vision system,fpga implementation,dedicated hardware architecture,field programmable gate arrays,fully-pipelined stereo vision system,computational complexity,field programmable gate array,dense disparity image,integrated circuit design,subpixel accuracy,additional sub-pixel accuracy,stereo image processing,stereo vision,entire stereo vision process,real-time processing,data access,computer vision,indexing terms,hardware,real time systems,computer architecture,real time,real time processing
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要