Test-point insertion: scan paths through functional logic

IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems(1998)

引用 23|浏览0
暂无评分
摘要
Conventional scan design imposes considerable area and delay overheads. To establish a scan chain in the test mode, multiplexers at the inputs of flip-flops and scan wires are added to the actual design. We propose a low-overhead scan design methodology that employs a new test-point insertion technique. Unlike the conventional test-point insertion, where test points are used directly to increase the controllability and observability of the selected signals, the test points are used here to establish scan paths through the functional logic. The proposed technique reuses the functional logic for scan operations; as a result, the design-for-testability overhead on area or timing can be minimized. We show an algorithm that uses the new test-point insertion technique to reduce the area overhead for the full-scan design. We also discuss its application to the timing-driven partial-scan design
更多
查看译文
关键词
Test-point insertion,considerable area,full-scan design,test point,timing-driven partial-scan design,conventional test-point insertion,design methodology,functional logic,index terms— design for testability.,area overhead,actual design,new test-point insertion technique
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要