Porting irregular reductions on heterogeneous CPU-GPU configurations

High Performance Computing(2011)

引用 25|浏览0
暂无评分
摘要
Heterogeneous architectures are playing a significant role in High Performance Computing (HPC) today, with the popularity of accelerators like the GPUs, and the new trend towards the integration of CPUs and GPUs. Developing applications that can effectively use these architectures is a major challenge. In this paper, we focus on one of the dwarfs in the Berkeley view on parallel computing, which are the irregular applications arising from unstructured grids. We consider the problem of executing these reductions on heterogeneous architectures comprising a multi-core CPU and a GPU. We have developed a Multi-level Partitioning Framework, which has the following features: (1) it supports GPU execution of irregular reductions even when the dataset size exceeds the size of the device memory, (2) it can enable pipelining of partitioning performed on the CPU, and the computations on the GPU, and (3) it supports dynamic distribution of work between the multi-core CPU and the GPU. Our extensive evaluation using two different irregular applications demonstrates the effectiveness of our approach.
更多
查看译文
关键词
multi-core cpu,gpu execution,heterogeneous cpu-gpu configuration,heterogeneous architecture,multilevel partitioning framework,parallel architectures,graphics processing units,irregular application,irregular reduction,berkeley view,multiprocessing systems,high performance computing,device memory,parallel computing,multicore cpu,different irregular application,dataset size,multi-level partitioning framework,pipeline processing,unstructured grid,instruction sets,parallel computer,central processing unit
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要