Applying verification intention for design customization via property mining under constrained testbenches

Computer Design(2011)

引用 7|浏览0
暂无评分
摘要
Most synthesis tools perform optimizations based on the design itself and do not utilize the information present in the verification environment. Not using such information greatly limits the optimization capabilities of synthesis tools, which is especially serious for circuit customization because most environment constraints are encoded in the testbench. To exploit verification intention, we propose a methodology that utilizes functional assertions for design optimization. To support circuit customization, we also propose a property mining technique that can extract properties from the design under the constraints in the testbench. Our experimental results show that these methods can reduce design size after synthesis, and the optimization is orthogonal to other existing circuit customization methods.
更多
查看译文
关键词
synthesis tool,design size,design optimization,verification environment,optimization capability,design customization,verification intention,circuit customization,property mining,environment constraint,existing circuit customization method,information present,formal verification,pattern matching,reactive power,logic simulation,logic design,algorithm design and analysis
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要