Fixed-outline floorplanning: enabling hierarchical design

IEEE Transactions on Very Large Scale Integration (VLSI) Systems(2003)

引用 476|浏览0
暂无评分
摘要
Classical floorplanning minimizes a linear combination of area and wirelength. When simulated annealing is used, e.g., with the sequence pair representation, the typical choice of moves is fairly straightforward. In this paper, we study the fixed-outline floorplan formulation that is more relevant to hierarchical design style and is justified for very large ASICs and SoCs. We empirically show that instances of the fixed-outline floorplan problem are significantly harder than related instances of classical floorplan problems. We suggest new objective functions to drive simulated annealing and new types of moves that better guide local search in the new context.Wirelength improvements and optimization of aspect ratios of soft blocks are explicitly addressed by these techniques. Our proposed moves are based on the notion of floorplan slack. The proposed slack computation can be implemented with all existing algorithms to evaluate sequence pairs, of which we use the simplest, yet semantically indistinguishable from the fastest reported [28]. A similar slack computation is possible with many other floorplan representations. In all cases the computation time approximately doubles. Our empirical evaluation is based on a new floorplanner implementation Parquet-1 that can operate in both outline-free and fixed-outline modes. We use Parquet-1 to floorplan a design, with approximately 32000 cells, in 37 min using a top-down, hierarchical paradigm.
更多
查看译文
关键词
placement,vlsi cad.,fixed-outline floorplanning,hierarchical design,new type,new floorplanner implementation parquet-1,index terms—floorplanning,floorplan representation,physical design,fixed-outline floorplan formulation,new objective function,simulated annealing,floorplan slack,new context,classical floorplan problem,fixed-outline floorplan problem,hierachical design,context modeling,indexing terms,very large scale integration,system on chip,optimization,objective function,guided local search,sequences,shape,soc,aspect ratio,routing,asic,top down,design automation,computational modeling,application specific integrated circuits
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要