Test Cost Reduction For Multiple-Voltage Designs With Bridge Defects Through Gate-Sizing

Proceedings of the Conference on Design, Automation and Test in Europe(2009)

引用 2|浏览0
暂无评分
摘要
Multiple-voltage is an effective dynamic power reduction design technique. Recent research has shown that testing for resistive bridging faults in such designs requires more than one voltage setting for 100% defect coverage; however switching between several supply voltage settings has a detrimental impact on the overall cost of test. This paper proposes an effective Gate Sizing technique for reducing test cost of multi-Vdd designs with bridge defects. Using synthesized ISCAS benchmarks and a parametric fault model, experimental results show that for all the circuits, the proposed technique achieves 100% defect coverage at a single Vdd setting; in addition it has a lower overhead than the recently proposed Test Point Insertion technique in terms of timing, area and power.
更多
查看译文
关键词
Gate Sizing,Test Cost,Resistive Bridging Faults,Multiple-Vdd designs,Design for Testability
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要