A High Performance Unified BCD and Binary Adder/Subtractor

Tampa, FL(2009)

引用 7|浏览1
暂无评分
摘要
Decimal data processing applications have grown exponentially in recent years thereby increasing the need to have hardware support for decimal arithmetic. In this paper, an improved architecture for efficient Binary Coded Decimal (BCD) addition/subtraction is presented that performs binary addition/subtraction without any extra hardware. The architecture works for both signed and unsigned numbers. The design is runtime reconfigurable and maximum utilization of the hardware is a feature of the architecture. Simulation results show that the proposed architecture is at least 32% better in terms of power-delay product than the existing designs.
更多
查看译文
关键词
architecture work,binary addition,binary adder,decimal data,extra hardware,high performance unified bcd,existing design,efficient binary coded decimal,decimal arithmetic,hardware support,improved architecture,proposed architecture,computer architecture,very large scale integration,data mining,circuits,data processing,logic design,floating point arithmetic,embedded system,adders,hardware,binary coded decimal
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要