Scaling the Performance of Tiled Processor Architectures with On-Chip-Network Topology

Computational Sciences and Optimization, 2009. CSO 2009. International Joint Conference(2009)

引用 1|浏览0
暂无评分
摘要
The trend in wire delays due to resistance is becoming a significant problem for microprocessor designers, forcing radically new tiled microprocessor architecture designs. This type of architecture will necessarily incorporate on-chip networks topology. This paper examines a few of the possible on-chip network topology in the context of tiled processor architectures. Firstly, by investigating some proposed tiled processor architecture, we observe that the on chip network interconnecting is the critical design point in the architectures. After that, we discuss the candidate topologies of on-chip network topology that satisfy these properties. Finally, a detailed experimental evaluation of these networks topology is presented to highlight the scalability and performance of these tiled processor architectures. Results show that we can achieve performance improvement by modifying basic mesh appropriately according to the granularity of the tile within technology restrictions.
更多
查看译文
关键词
chip network interconnecting,candidate topology,proposed tiled processor architecture,microprocessor designer,on-chip network topology,possible on-chip network topology,networks topology,tiled processor architecture,tiled processor architectures,on-chip networks topology,on-chip-network topology,new tiled microprocessor architecture,topology,system on a chip,chip,computer architecture,switches,network on a chip,registers,processor architecture,network topology,satisfiability,process design
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要