The Shuffle-Exchange Mesh Topology for 3D NoCs.

Sydney, NSW(2008)

引用 15|浏览0
暂无评分
摘要
Nowadays networks-on-chip are emerging as a hot topic in IC designs with high integration. In addition to popular mesh and torus topologies, other structures can also be considered especially in 3D VLSI design. The shuffle-exchange topology is one of the popular interconnection architectures for multiprocessors due to its scalability and self-routing capability. By vertically stacking two or more silicon wafers, connected with a high-density and high-speed interconnect, it is now possible to combine multiple active device layers within a single IC. In this paper we propose an efficient three dimensional layout for a novel 2D mesh structure based on the shuffle-exchange topology. Simulation results show that by using the third dimension, performance and latency can be improved compared to the 2D VLSI implementation.
更多
查看译文
关键词
mesh structure,popular interconnection architecture,torus topology,popular mesh,shuffle-exchange topology,single ic,ic design,dimensional layout,vlsi design,vlsi implementation,shuffle-exchange mesh topology,silicon wafer,circuit topology,routing,soc,network on a chip,three dimensional,network topology,integrated circuit layout,network on chip,computer science,very large scale integration,vlsi,integrated circuit design
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要