Design and Implementation of a High-Performance Microprocessor Cache Compression Algorithm

Snowbird, UT(2008)

引用 7|浏览0
暂无评分
摘要
Abstract Researchers have proposed using hardware data compression units within the memory hierarchies of microprocessors in order to improve performance, energy efficiency, and functionality. However, most past work, and in particular work on cache compression, has made unsubstantiated assumptions about the performance, power consumption, and area overheads of the required compression hardware. We present a lossless compression algorithm that has been designed for on-line memory hierarchy compression, and cache compression in particular. We reduced our algorithm to a register transfer level hardware implementation, permitting performance, power consumption, and area estimation. The results of experiments comparing our work to previous work are presented.
更多
查看译文
关键词
microcomputers,previous work,power consumption,register transfer level hardware,cache storage,high-performance microprocessor cache compression,data compression,cache compression algorithm,lossless compression algorithm,hardware data compression unit,hardware data compression,cache compression,required compression hardware,on-line memory hierarchy compression,past work,high-performance microprocessor,particular work,compression ratio,compression algorithms,chip,energy efficiency,algorithm design and analysis,lossless compression,hardware,compression algorithm,memory latency,energy efficient,register transfer level
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要