A Mature Methodology for Implementing Multi-Valued Logic in Silicon

Dallas, TX(2008)

引用 7|浏览0
暂无评分
摘要
This paper gives an overview of methods proposed for implementing multi-valued logic in CMOS and then describes Intrinsity's patented Fast14® Technology as a mature methodology for silicon implementation of multi-valued logic. To the authors' knowledge, no previous method of implementing multi-valued logic has been demonstrated with a design of the complexity of a microprocessor core. Fast14 Technology is based upon three fundamental characteristics including the use of (1) footed NMOS transistor domino logic, (2) multi-phased overlapping clocks, and (3) 1-of-N encoding of MVL signals. To provide additional opportunities for power optimization, the concepts of null value and mutex properties are introduced, presenting additional challenges for MVL representation and synthesis.
更多
查看译文
关键词
footed nmos transistor domino,1-of-n encoding,additional challenge,mvl representation,mvl signal,additional opportunity,patented fast14,fundamental characteristic,multi-valued logic,fast14 technology,mature methodology,null value,cmos technology,power optimization,voltage,encoding,one hot encoding,cmos,silicon
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要