Codesign of a Computationally Intensive Problem in GF(3)

Porto Alegre(2007)

引用 5|浏览0
暂无评分
摘要
A reprogrammable hardware platform is used for the co-design and implementation of a computational intensive mathematical problem, namely the listing of irreducible polynomials over Galois fields of order 3 (GF(3)). The main goal is to accelerate the performance compared to an existing software implementation. This project uses hardware/software co-design methodologies and techniques, and it is completely designed, implemented and evaluated on two distinct platforms, not simply by simulations. FPGAs are used as part of the reconfigurable hardware in both a PCI-based environment and in a more successful System-on-Chip (SOC) platform, which takes advantage of the closely-coupled interconnection between the hardware and software, thus minimizing the communication overhead. The case study, findings and general analysis lead to a possible ideal architecture for future approaches. Moreover, a more general detailed strategy can be seen for the transformation from software to a co-design paradigm, maximizing parallelism.
更多
查看译文
关键词
co-design paradigm,computationally intensive problem,galois field,reconfigurable hardware,general detailed strategy,general analysis lead,software co-design methodology,existing software implementation,distinct platform,reprogrammable hardware platform,pci-based environment,system on a chip,parallel processing,computer architecture,acceleration,software performance,hardware,galois fields,system on chip,polynomials,fpga,field programmable gate arrays,irreducible polynomial
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要