A Cache Coherence Protocol for MIN-Based Multiprocessors With Limited Inclusion

Parallel Processing, 1993. ICPP 1993. International Conference(1993)

引用 2|浏览2
暂无评分
摘要
In this paper, we look into a feasible approach to incorporating caches into selected switching ele ments of a multistage interconnection network (MIN)- based multiprocessor. Along with the processor private caches, these switch caches form a two-level cache hi erarchy. Selected switch caches within a particular stage of the MIN are connected by a coherence con trol bus, through which a write-invalidate cache coher ence protocol is maintained. Considering scalability and practicality issues, only limited inclusion between the two cache levels is enforced. A simulation-based performance study is conducted to analyze the impact of the protocol on system performance. Comparison between limited and strict inclusion shows that system performance declines with limited inclusion.
更多
查看译文
关键词
strict inclusion,system performance,selected switch cache,cache level,switch cache,cache coherence protocol,limited inclusion,system performance decline,min-based multiprocessors,simulation-based performance study,two-level cache,processor private cache,parallel processing,discrete event simulation,cache coherence,protocols,scalability,switches
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要