Characterization Of Logic Circuit Techniques And Optimization For High-Leakage Cmos Technologies

INTEGRATION-THE VLSI JOURNAL(2005)

引用 7|浏览0
暂无评分
摘要
Channel subthreshold and gate leakage currents are predicted by many to become much more significant in advanced CMOS technologies and are expected to have a substantial impact on logic circuit design strategies. To reduce static power, techniques such as the use of monotonic logic and management of various evaluation and idle modes within logic stages may become important options in circuit optimization. In this paper, we present a general, multilevel model for logic blocks consisting of logic gates that include a wide range of options for static power reduction, in both the domains of topology and timing. Existing circuit techniques are classified within this framework and experiments are presented showing how aspects of performance might vary across this range in a hypothetical technology. The framework also allows exploration of optimal mixing of techniques. (C) 2004 Elsevier B.V. All rights reserved.
更多
查看译文
关键词
monotonic logic,leakage current,low power
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要