Postroute gate sizing for crosstalk noise reduction

DAC '03: Proceedings of the 40th annual Design Automation Conference(2004)

引用 56|浏览0
暂无评分
摘要
Gate sizing is a practical and a feasible crosstalk noise correction technique in the post route design stage, especially for block level sea-of-gates designs. The difficulty in gate sizing for noise reduction is that, by increasing a driver size, noise at the driver output is reduced, but noise injected by that driver on other nets is increased. This can create cyclical dependencies between nets in the circuit with noise violations. In this paper, we propose a fast and effective heuristic postroute gate-sizing algorithm that uses a graph representation of the noise dependencies between nodes. Our method utilizes gate sizing in both directions and works in linear time as a function of the number of gates. The effectiveness of the algorithm is shown on several industrial high-performance designs.
更多
查看译文
关键词
driver size,Postroute gate,method utilizes gate,noise dependency,block level sea-of-gates design,gate sizing,cyclical dependency,driver output,crosstalk noise reduction,noise violation,feasible crosstalk noise correction,noise reduction
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要