V-Sat: A Visual Specification And Analysis Tool For System-On-Chip Exploration
Journal of Systems Architecture: the EUROMICRO Journal(2001)
摘要
We describe V-SAT, a tool for performing design space exploration of system-on-chip (SOC) architectures. The key components of V-SAT include EXPRESSION, a language for specification of the architecture, SIMPRESS, a simulator generator for analysis/evaluation of the architecture, and the V-SAT GUI front-end for easy specification and detailed analysis. We give a brief overview of the components (EXPRESSION, SIMPRESS and GUI) and, using an example DLX architecture, demonstrate V-SAT's usefulness in exploration for an embedded SOC codesign flow by specifying and evaluating several modifications to the pipeline structure of the processor. We believe that V-SAT provides a powerful environment, both for early design space exploration, as well as for the detailed design of SOC architectures. (C) 2001 Elsevier Science B.V. All rights reserved.
更多查看译文
关键词
design space exploration,system-on-chip architecture,specification language,analysis
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要