MTCMOS hierarchical sizing based on mutual exclusive discharge patterns

San Francisco, CA, USA(1998)

引用 273|浏览0
暂无评分
摘要
Multi-threshold CMOS is a popular circuit style that will provide high performance and low power operation. Optimally sizing the gating sleep transistor to provide adequate performance is difficult because the overall delay characteristics are strongly dependent on the discharge patterns of internal gates. This paper proposes a methodology for sizing the sleep transistor for a large module based on mutual exclusive discharge patterns of internal blocks. This algorithm can be applied at all levels of a circuit hierarchy, where the internal blocks can represent transistors, cells within an array, or entire modules. This methodology will give an upper bound for the sleep transistor size required to meet any performance constraint.
更多
查看译文
关键词
CMOS logic circuits,circuit CAD,logic CAD,multivalued logic circuits,gating sleep transistor,high performance,low power operation,multi-threshold CMOS,performance constraint,sleep transistor size
AI 理解论文
溯源树
样例
生成溯源树,研究论文发展脉络
Chat Paper
正在生成论文摘要